×
嵌入式 > 技术百科 > 详情

ADI双时钟输出模数转换器IC解决方案

发布时间:2024-05-19 发布时间:
|

AD9515 - 1.6 GHz Clock Distribution IC, Dividers, Delay Adjust, Two Outputs

产品描述

The AD9515 features a two-output clock distribution IC in a design that emphasizes low jitter and phase noise to maximize data CONVERTER performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.

There are two independent clock outputs. One output is LVPECL, while the other output can be set to either LVDS or CMOS levels. The LVPECL output operates to 1.6 GHz. The other output operates to 800 MHz in LVDS mode and to 250 MHz in CMOS mode.

Each output has a programmable divider that can be set to divide by a selected set of integers ranging from 1 to 32. The phase of one clock output relative to the other clock output can be set by means of a divider phase select function that serves as a coarse timing adjustment.

The LVDS/CMOS output features a delay element with three selectable full-scale delay values (1.5 ns, 5 ns, and 10 ns), each with 16 steps of fine adjustment.

The AD9515 does not require an external CONTROLLER for operation or setup. The DEVICE is programmed by means of 11 pins (S0 to S10) using 4-level logic. The PROGRAMMING pins are internally biased to 1/3 VS. The VREF pin provides a level of 2/3 VS. VS (3.3 V) and GND (0 V) provide the other two logic levels.

The AD9515 is ideally suited for data converter clocking applications where MAXIMUM converter performance is achieved by encode signals with subpicosecond jitter.

The AD9515 is available in a 32-lead LFCSP and operates from a SINGLE 3.3 V supply. The temperature range is -40°C to +85°C.

Applications

Low jitter, low phase noise clock distribution

Clocking high speed ADC, DAC, DDS, DDC, DUC, MxFE

High performance WIRELESS transceivers

High performance instrumentation

Broadband infrastructure

ATE

应用笔记 - AD9515

AN-823: Direct DIGITAL Synthesizers in Clocking Applications Time (pdf, 117,993 bytes)

Jitter in Direct Digital Synthesizer-Based Clocking Systems

AN-772: A Design and Manufacturing Guide for the Lead Frame Chip Scale PACKAGE (LFCSP) (pdf, 449,584 bytes)

AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter (pdf, 298,702 bytes)

AN-741: Little Known Characteristics of Phase Noise (pdf, 1,719,696 bytes)

AN-501: Aperture Uncertainty and ADC System Performance (pdf, 233,126 bytes) A Key Concern in IF Sampling is that of Aperture Uncertainty (Jitter)

参考设计 - AD9515

ADIsimCLK Reference Design Files


『本文转载自网络,版权归原作者所有,如有侵权请联系删除』

热门文章 更多
ADI 高精度低功耗精密放大器